InnoPhase Inc., DBA GreenWave™ Radios and Synergic Emergence have a co-employment relationship. For over three years, GreenWave Radios has partnered with Synergic Emergence, a professional employment organization provider, to offer our employees the best benefits and services. This arrangement means that Synergic Emergence provides employee pay checks and benefits, and GreenWave Radios will provide employment, evaluation, and advancement. By outsourcing some HR functions, GreenWave Radios can focus on what we do best – developing and implementing highly innovative SOC cellular radio integrated circuit products.
Job Description
InnoPhase Inc., DBA GreenWave™ Radios Bangalore is looking for a Tech Lead - Design Verification to join our fast-paced and motivated team to drive excellence in our 5G products. This role is an excellent opportunity for someone that enjoys driving the critical path and making a significant impact in launching products into the market and winning!
Key Responsibilities
• You will be with team member as individual contributor and guide multi-core CPU and peripheral IP subsystem verification at block and SOC level
• Integrate 3rd party VIPs and develop testbench environment to perform verification of the design at IP/ Subsystem and SoC Level using SystemVerilog and UVM
• Construct SoC level testbench re-using verification components developed at the IP/ Subsystem level. Test bench architecture for random/directed testing, stimulus generation, and integration of custom and off the shelf VIP/UVCs.
• Develop and execute verification plans based on design specifications and collaboration with architects and designers.
• Construct HW/SW Co-Verification environment - test-benches, use-cases, APIs, sequences. Execute and Debug use-cases.
• Be part of a dynamic and functionally diverse team with opportunities for gaining exposure to modelling (TLM), HW emulation/acceleration, and SW driven verification.
• Debug test cases and report verification result to achieve expected code/functional coverage metrics. Utilize constrained random verification, functional coverage, code coverage and assertions to achieve goals.
• Assist in emulation, FPGA, prototyping efforts.
• Implement and maintain automated verification flows in languages such as Python, Perl/ Shell scripts.
Job Requirements
• Master's and/or Bachelor’s degree in engineering (or equivalent) in EC/ EE/ CS.
• 10 or more years of experience in multi-core CPU & peripheral IP(I2C, QSPI/OSPI, UART) design verification from test plan development to test case execution.
• Hands-on experiences using Cadence AMBA BFM and VIP with DV sequences and bare-metal C code.
• Experiences in Cadence vManager for DV metrics extraction and regression • Expertise in developing testbench environment and verification components (Monitor, Scoreboard, Driver, Agent etc) from the scratch.
• Proficient in SystemVerilog, Verilog/VHDL, UVM and C; and scripting languages like Python, Perl and Tcl/Shell.
• Experience in developing IP/ Subsystem/ chip-level SystemVerilog and UVM based test bench environments, writing SystemVerilog Assertions (SVAs), with embedded software design and testing.
• Strong knowledge about multiple testbench architectures, industry-standard interfaces/ protocols (AXI, AHB, APB, , PCIe, PIPE interface, Serdes, UART, SPI, I2C, QSPI, DMA etc).
• Experience in Cadence Design Tools/ Environments and exposure to Cadence VIPs/ UVCs is plus.
• Track record of successfully executing block or chip-level verification plans.
• Excellent communication and presentation skills, energetic and self-motivated.
• Work effectively with an off-site/ offshore design and verification teams across locations.
Benefits
• Competitive salary and stock options.
• Learning and development opportunities.
• Employer paid health Insurance.
• Earned, Casual, Sick & parental leaves.