
Sr. Staff Engineer, RTL Power and Methodology Lead
Tenstorrent is leading the industry on cutting-edge AI technology, revolutionizing performance expectations, ease of use, and cost efficiency. With AI redefining the computing paradigm, solutions must evolve to unify innovations in software models, compilers, platforms, networking, and semiconductors. Our diverse team of technologists have developed a high performance RISC-V CPU from scratch, and share a passion for AI and a deep desire to build the best AI platform possible. We value collaboration, curiosity, and a commitment to solving hard problems. We are growing our team and looking for contributors of all seniorities.
We are looking for a talented engineer to join our CPU design team to drive power and RTL methodology improvements across the design. You’ll work on a CPU based on RISC-V ISA, collaborating with DV, PD, RTL and performance teams to deliver a functional, timing, and power-converged design.
This role is hybrid, based out of Austin, TX or Santa Clara, CA.
We welcome candidates at various experience levels for this role. During the interview process, candidates will be assessed for the appropriate level, and offers will align with that level, which may differ from the one in this posting.
Who You Are
- Experienced in driving power reduction in high performance CPUs.
- Skilled in RTL coding (Verilog/VHDL) and familiar with industry-standard tools for simulation, synthesis, and power analysis.
- Proficient in debugging RTL/logic across multiple design hierarchies and pre/post-silicon environments.
- Background in microarchitecture definition, design specification and physical design.
What We Need
- Lead a team to drive improvements in RTL methodology, power analysis, AI tool use and improve the overall PPA of the design.
- Collaborate closely with RTL, DV, PD, and performance engineers to meet functional, timing, and power goals.
- Use innovative techniques to optimize power, performance, and area while driving RTL experiments and evaluating results.
- Enhance RTL design environment, tools, and methodologies to improve development efficiency.
What You Will Learn
- End-to-end exposure to CPU design from microarchitecture through timing and power convergence.
- Hands-on experience optimizing CPU designs in both pre-silicon and post-silicon phases.
- Integration of open-source and industry-standard tools to improve RTL flows and results.
- Work in a deeply technical, highly collaborative team solving cutting-edge CPU design challenges.
Compensation for all engineers at Tenstorrent ranges from $100k - $500k including base and variable compensation targets. Experience, skills, education, background and location all impact the actual offer made.
Tenstorrent offers a highly competitive compensation package and benefits, and we are an equal opportunity employer.
Due to U.S. Export Control laws and regulations, Tenstorrent is required to ensure compliance with licensing regulations when transferring technology to nationals of certain countries that have been licensing conditions set by the U.S. government.
Our engineering positions and certain engineering support positions require access to information, systems, or technologies that are subject to U.S. Export Control laws and regulations, please note that citizenship/permanent residency, asylee and refugee information and/or documentation will be required and considered as Tenstorrent moves through the employment process.
If a U.S. export license is required, employment will not begin until a license with acceptable conditions is granted by the U.S. government. If a U.S. export license with acceptable conditions is not granted by the U.S. government, then the offer of employment will be rescinded.
Apply for this job
*
indicates a required field