
Mixed Signal IC Layout Design Engineer - Contractor
Tenstorrent is leading the industry on cutting-edge AI technology, revolutionizing performance expectations, ease of use, and cost efficiency. With AI redefining the computing paradigm, solutions must evolve to unify innovations in software models, compilers, platforms, networking, and semiconductors. Our diverse team of technologists have developed a high performance RISC-V CPU from scratch, and share a passion for AI and a deep desire to build the best AI platform possible. We value collaboration, curiosity, and a commitment to solving hard problems. We are growing our team and looking for contributors of all seniorities.
Tenstorrent is looking for a Mixed-Signal IC Layout Design Engineer to own a full‑custom layout for high‑performance analog and mixed‑signal IP in advanced FinFET nodes. You’ll translate schematics into manufacturable layouts that hit aggressive performance, power, area, and reliability targets, and integrate these blocks cleanly into larger SoCs.
This role is remote, based out of North America.
We welcome candidates at various experience levels. During the interview process, candidates will be assessed for the appropriate level, and offers will align with that level, which may differ from the one in this posting
Who You Are
- An experienced analog/mixed‑signal IC layout engineer with 5 years experience delivered silicon in CMOS/FinFET nodes. Deep proficiency in Cadence Virtuoso (XL/GXL) or equivalent custom layout environments, including constraint‑driven layout and PCells.
- Strong understanding of CMOS devices, interconnect stacks, and advanced‑node rules, including multi‑patterning, density/fill, and lithography‑driven constraints.
- Fluent in physical verification flows (Calibre, PVS, Assura, etc.) for DRC, LVS, ERC, LPE/RC, DFM, and antenna checks as well as being comfortable designing for matching, coupling/noise, IR/EM, ESD, and latch‑up in mixed‑signal environments.
- Detail‑oriented and organized, able to own complex blocks independently while communicating effectively with distributed design teams.
- Bonus points if you bring experience in advanced FinFET nodes (7/5/3 nm), high‑speed / RF‑adjacent circuits (SerDes, CDR, LNAs, VCOs, RF front‑ends), and scripting (SKILL, Python, Tcl/Perl) to automate layout and verification.
What We Need
- Partner closely with circuit designers to plan and implement full‑custom analog/mixed‑signal layouts for blocks such as PLLs, VCOs, ADCs, DACs, LDOs, bandgaps, comparators, clock generators, and high‑speed I/O. Build optimized floorplans and routing that balance area, parasitics, matching, and congestion for both block‑level IP and top‑level SoC integration.
- Apply best‑practice layout techniques (common‑centroid / interdigitated devices, symmetric differential routing, guard rings, shielding, isolation, dummy devices, etc.) to meet stringent matching, noise, and accuracy specs. Optimize for parasitic R/C, coupling, IR drop, and electromigration to achieve noise, timing, and power targets.
- Run and debug DRC, LVS, ERC, DFM, and antenna checks with Synopsys ICV or Siemens Calibre, driving all violations to closure. Support post‑layout extraction and simulation, iterating layout with circuit designers until full spec closure.
- Leverage Synopsys Custom Compiler and Cadence Virtuoso along with physical verification tool suites, ideally on TSMC and Samsung FinFET processes from 12 nm down to 2 nm.
- Where possible, develop and use layout methodology and automation (Python, Tcl, SKILL, etc.) to raise quality and productivity for the broader team.
What You’ll Learn
- How to implement and integrate high‑speed, high‑precision analog/mixed‑signal IP into complex SoCs in cutting‑edge FinFET technologies.
- Advanced techniques for balancing PPA (performance, power, area) in mixed‑signal layouts under tight matching, noise, and reliability constraints.
- Practical exposure to state‑of‑the‑art verification and DFM flows (R/C extraction, EM/IR, antenna, advanced fill) across leading foundry processes.
- How to scale your impact via methodology and automation, building scripts and flows that improve consistency, turnaround time, and silicon quality for the entire layout team.
Compensation for all engineers at Tenstorrent ranges from $100k - $500k including base and variable compensation targets. Experience, skills, education, background and location all impact the actual offer made.
Tenstorrent offers a highly competitive compensation package and benefits, and we are an equal opportunity employer.
This offer of employment is contingent upon the applicant being eligible to access U.S. export-controlled technology. Due to U.S. export laws, including those codified in the U.S. Export Administration Regulations (EAR), the Company is required to ensure compliance with these laws when transferring technology to nationals of certain countries (such as EAR Country Groups D:1, E1, and E2). These requirements apply to persons located in the U.S. and all countries outside the U.S. As the position offered will have direct and/or indirect access to information, systems, or technologies subject to these laws, the offer may be contingent upon your citizenship/permanent residency status or ability to obtain prior license approval from the U.S. Commerce Department or applicable federal agency. If employment is not possible due to U.S. export laws, any offer of employment will be rescinded.
Apply for this job
*
indicates a required field